Part Number Hot Search : 
WKO680 WKO680 GS1007 8344A BR258W ZXMN6 MAX103 XFTPRH73
Product Description
Full Text Search
 

To Download MC342305 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 MC3423 Overvoltage Crowbar Sensing Circuit
This overvoltage protection circuit (OVP) protects sensitive electronic circuitry from overvoltage transients or regulator failures when used in conjunction with an external "crowbar" SCR. The device senses the overvoltage condition and quickly "crowbars" or short circuits the supply, forcing the supply into current limiting or opening the fuse or circuit breaker. The protection voltage threshold is adjustable and the MC3423 can be programmed for minimum duration of overvoltage condition before tripping, thus supplying noise immunity. The MC3423 is essentially a "two terminal" system, therefore it can be used with either positive or negative supplies.
Features http://onsemi.com
MARKING DIAGRAMS
8 1 PDIP-8 P1 SUFFIX PLASTIC PACKAGE CASE 626
MC3423P1 AWL YYWW
* Pb-Free Package is Available
MC3423P1 = Device Code A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week
MAXIMUM RATINGS
Rating Differential Power Supply Voltage Sense Voltage (1) Sense Voltage (2) Remote Activation Input Voltage Output Current Operating Ambient Temperature Range Operating Junction Temperature Storage Temperature Range Symbol VCC-VEE VSense1 VSense2 Vact IO TA TJ Tstg Value 40 6.5 6.5 7.0 300 0 to +70 125 -65 to +150 Unit Vdc Vdc Vdc Vdc mA C C C 8 1
8 SOIC-8 D SUFFIX PLASTIC PACKAGE CASE 751 3423 ALYW 1
Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.
3423 A L Y W
= Device Code = Assembly Location = Wafer Lot = Year = Work Week
PIN CONNECTIONS
Drive Output VEE Indicator Output Remote Activation
Vin Current Limited DC Power Supply + Cout
Vout
VCC 1 Sense 1 2
8 7 6 5 (Top View)
O. V. P. MC3423
Sense 2 3 Current 4 Source
Figure 1. Simplified Application
ORDERING INFORMATION
See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.
(c) Semiconductor Components Industries, LLC, 2005
1
March, 2005 - Rev. 5
Publication Order Number: MC3423/D
MC3423
ELECTRICAL CHARACTERISTICS (5.0 V VCC - VEE 36 V, Tlow < TA , Thigh, unless otherwise noted.)
Characteristics Supply Voltage Range Output Voltage (IO = 100 mA) Indicator Output Voltage (IO(Ind) = 1.6 mA) Sense Trip Voltage (TA = 25C) Temperature Coefficient of VSense1 (Figure 2) Remote Activation Input Current (VIH = 2.0 V, VCC - VEE = 5.0 V) (VIL = 0.8 V, VCC - VEE = 5.0 V) Source Current Output Current Risetime (TA = 25C) Propagation Delay Time (TA = 25C) Supply Current NOTES: Tlow to Thigh = 0 to +70C VCC 1 Symbol VCC-VEE VO VOL(Ind) VSense1, VSense2 TCVS1 IIH IIL ISource tr tpd ID Min 4.5 VCC-2.2 - 2.45 - - - 0.1 - - - Typ - VCC-1.8 0.1 2.6 0.06 5.0 -120 0.2 400 0.5 6.0 Max 40 - 0.4 2.75 - 40 -180 0.3 - - 10 mA mA/ms ms mA Unit Vdc Vdc Vdc Vdc %/C mA
ISource 2 Sense 1
4 Current Source + - 8 Output
- + Vref 2.6V -
+
7
VEE
3
Sense 2
5 6 Remote Activation
Indicator Output
Figure 2. Representative Block Diagram
VCC Switch 1 (A) (B) Switch 2 VI 1 2 3 4 7 5 8 Switch 1 VSense 1 VSense 2 V Ramp VI until output goes high; this is the VSense threshold. Position A Position B Switch 2 Closed Open
MC3423
Figure 3. Sense Voltage Test Circuit
http://onsemi.com
2
MC3423
* F1 R1 Power Supply R2 2 3 4 (+ Sense Lead) 1 MC3423 75 S1* (- Sense Lead) - *See text for explanation. 8 RG To Load + Vtrip + Vref 1 ) R1 R2 [ 2.6 V 1 ) R1 R2
R2 10 kW for minimum drift
For minimum value of RG, see Figure 9.
Figure 4. Basic Circuit Configuration
+ RS 1 8 Power Supply 1N4740 10V + 10mF 15V MC3423 2 3 4 7 5 *R2 (- Sense Lead) - C1 VS (+ Sense Lead) R1 Q1 To Load
C1 > RS +
RS (R1 + R2) 10mF R1R2 VS - 10 kW 25 [ 2.6 V 1 ) R R
Vtrip + Vref 1 ) R1 R2 *R2 10 kW Q1: Q1: Q1: Q1: Q1: Q1:
VS 50 V; 2N6504 or equivalent VS 100 V; 2N6505 or equivalent VS 200 V; 2N6506 or equivalent VS 400 V; 2N6507 or equivalent VS 600 V; 2N6508 or equivalent VS 800 V; 2N6509 or equivalent
Figure 5. Circuit Configuration for Supply Voltage Above 36 V
VCC Vtrip +VCC R3 R1 Power Supply 2 1 6 V10 Indication 8 Out RG Vref VC 0
MC3423 4 3 C
0 VO
57 VO 0 VIO
R2 VC
td
R3
Vtrip 10 mA
td =
Vref x C [12 x 103] C Isource
(See Figure 10)
Figure 6. Basic Configuration for Programmable Duration of Overvoltage Condition Before Trip
http://onsemi.com
3
MC3423
APPLICATION INFORMATION
Basic Circuit Configuration
The basic circuit configuration of the MC3423 OVP is shown in Figure 3 for supply voltages from 4.5 V to 36 V, and in Figure 4 for trip voltages above 36 V. The threshold or trip voltage at which the MC3423 will trigger and supply gate drive to the crowbar SCR, Q1, is determined by the selection of R1 and R2. Their values can be determined by the equation given in Figures 3 and 4, or by the graph shown in Figure 8. The minimum value of the gate current limiting resistor, RG, is given in Figure 9. Using this value of RG, the SCR, Q1, will receive the greatest gate current possible without damaging the MC3423. If lower output currents are required, RG can be increased in value. The switch, S1, shown in Figure 3 may be used to reset the crowbar. Otherwise, the power supply, across which the SCR is connected, must be shut down to reset the crowbar. If a non current-limited supply is used, a fuse or circuit breaker, F1, should be used to protect the SCR and/or the load. The circuit configurations shown in Figures 3 and 4 will have a typical propagating delay of 1.0 ms. If faster operation is desired, Pin 3 may be connected to Pin 2 with Pin 4 left floating. This will result in decreasing the propagating delay to approximately 0.5 ms at the expense of a slightly increased TC for the trip voltage value.
Configuration for Programmable Minimum Duration of Overvoltage Condition Before Tripping
(+ Sense Lead) 1 R1 Z1 Power Supply R2 2 MC3423 5 43 1k C (- Sense Lead) 7 8 RG
+
-
Figure 7. Configuration for Programmable Duration of Overvoltage Condition Before Trip/With Immediate Trip at High Overvoltages Additional Features
In many instances, the MC3423 OVP will be used in a noise environment. To prevent false tripping of the OVP circuit by noise which would not normally harm the load, MC3423 has a programmable delay feature. To implement this feature, the circuit configuration of Figure 5 is used. In this configuration, a capacitor is connected from Pin 3 to VEE. The value of this capacitor determines the minimum duration of the overvoltage condition which is necessary to trip the OVP. The value of C can be found from Figure 10. The circuit operates in the following manner: When VCC rises above the trip point set by R1 and R2, an internal current source (Pin 4) begins charging the capacitor, C, connected to Pin 3. If the overvoltage condition disappears before this occurs, the capacitor is discharged at a rate 10 times faster than the charging rate, resetting the timing feature until the next overvoltage condition occurs. Occasionally, it is desired that immediate crowbarring of the supply occur when a high overvoltage condition occurs, while retaining the false tripping immunity of Figure 5. In this case, the circuit of Figure 6 can be used. The circuit will operate as previously described for small overvoltages, but will immediately trip if the power supply voltage exceeds VZ1 + 1.4 V.
1. Activation Indication Output An additional output for use as an indicator of OVP activation is provided by the MC3423. This output is an open collector transistor which saturates when the OVP is activated. In addition, it can be used to clock an edge triggered flip-flop whose output inhibits or shuts down the power supply when the OVP trips. This reduces or eliminates the heatsinking requirements for the crowbar SCR. 2. Remote Activation Input Another feature of the MC3423 is its remote activation input, Pin 5. If the voltage on this CMOS/TTL compatible input is held below 0.8 V, the MC3423 operates normally. However, if it is raised to a voltage above 2.0 V, the OVP output is activated independent of whether or not an overvoltage condition is present. It should be noted that Pin 5 has an internal pullup current source. This feature can be used to accomplish an orderly and sequenced shutdown of system power supplies during a system fault condition. In addition, the activation indication output of one MC3423 can be used to activate another MC3423 if a single transistor inverter is used to interface the former's indication output to the latter 's remote activation input, as shown in Figure 7. In this circuit, the indication output (Pin 6) of the MC3423 on power supply 1 is used to activate the MC3423 associated with power supply 2. Q1 is any small PNP with adequate voltage rating.
http://onsemi.com
4
MC3423
+ 1 R1, RESISTANCE (k ) Power Supply #1 7 6 20 30 Typ R2 = 2.7 k Max Min
- R1 10k + Q1 5 1.0k
10
1 Power Supply #2 7
0
0
5.0
10 15 20 VT, TRIP VOLTAGE (V)
25
30
-
Figure 9. R1 versus Trip Voltage
Figure 8. Circuit Configuration for Activating One MC3423 from Another
35 VCC , SUPPLY VOLTAGE (V)
Note that both supplies have their negative output leads tied together (i.e., both are positive supplies). If their positive leads are common (two negative supplies) the emitter of Q1 would be moved to the positive lead of supply 1 and R1 would therefore have to be resized to deliver the appropriate drive to Q1.
Crowbar SCR Considerations
30 25 20 15 10
RG(min) = 0 if VCC < 11 V
C, CAPACITANCE ( F)
Referring to Figure 11, it can be seen that the crowbar SCR, when activated, is subject to a large current surge from the output capacitance, Cout. This capacitance consists of the power supply output caps, the load's decoupling caps, and in the case of Figure 11A, the supply's input filter caps. This surge current is illustrated in Figure 12, and can cause SCR failure or degradation by any one of three mechanisms: di/dt, absolute peak surge, or I2t. The interrelationship of these failure methods and the breadth of the applications make specification of the SCR by the semiconductor manufacturer difficult and expensive. Therefore, the designer must empirically determine the SCR and circuit elements which result in reliable and effective OVP operation. However, an understanding of the factors which influence the SCR's di/dt and surge capabilities simplifies this task.
di/dt
0
10 20 30 40 50 60 70 RG, GATE CURRENT LIMITING RESISTOR (W)
80
Figure 10. Minimum RG versus Supply Voltage
1.0
1
23 57 1
0.1
0.01
0.001
As the gate region of the SCR is driven on, its area of conduction takes a finite amount of time to grow, starting as a very small region and gradually spreading. Since the anode current flows through this turned-on gate region, very high current densities can occur in the gate region if high anode currents appear quickly (di/dt). This can result in immediate destruction of the SCR or gradual degradation of its forward blocking voltage capabilities - depending on the severity of the occasion.
0.0001 0.001
1 5 2 1 0.01 0.1 td, DELAY TIME (ms) 1.0 10
Figure 11. Capacitance versus Minimum Overvoltage Duration
http://onsemi.com
5
MC3423
Vin DC Power Supply + Cout (11A) Vout
OV Sense
Vin DC Power Supply
(11B) * + Cout OV Sense
Vout
*Needed if supply not current limited
gate drive signal. A center-gate-fire SCR has more di/dt capability than a corner-gate-fire type, and heavily overdriving (3 to 5 times IGT) the SCR gate with a fast <1.0 ms rise time signal will maximize its di/dt capability. A typical maximum number in phase control SCRs of less than 50 A(RMS) rating might be 200 A/ms, assuming a gate current of five times IGT and < 1.0 ms rise time. If having done this, a di/dt problem is seen to still exist, the designer can also decrease the di/dt of the current waveform by adding inductance in series with the SCR, as shown in Figure 13. Of course, this reduces the circuit's ability to rapidly reduce the DC bus voltage and a tradeoff must be made between speedy voltage reduction and di/dt.
Surge Current
Figure 12. Typical Crowbar OVP Circuit Configurations
l lpk
di dt Surge Due to Output Capacitor Current Limited Supply Output
If the peak current and/or the duration of the surge is excessive, immediate destruction due to device overheating will result. The surge capability of the SCR is directly proportional to its die area. If the surge current cannot be reduced (by adding series resistance - see Figure 13) to a safe level which is consistent with the systems requirements for speedy bus voltage reduction, the designer must use a higher current SCR. This may result in the average current capability of the SCR exceeding the steady state current requirements imposed by the DC power supply.
t
A WORD ABOUT FUSING
Figure 13. Crowbar SCR Surge Current Waveform
RLead ESR ESL Output Cap
LLead
R L
To MC3423 R & L EMPIRICALLY DETERMINED!
Before leaving the subject of the crowbar SCR, a few words about fuse protection are in order. Referring back to Figure 11A, it will be seen that a fuse is necessary if the power supply to be protected is not output current limited. This fuse is not meant to prevent SCR failure but rather to prevent a fire! In order to protect the SCR, the fuse would have to possess an I2t rating less than that of the SCR and yet have a high enough continuous current rating to survive normal supply output currents. In addition, it must be capable of successfully clearing the high short circuit currents from the supply. Such a fuse as this is quite expensive, and may not even be available.
CROWBAR SCR SELECTION GUIDE
Figure 14. Circuit Elements Affecting SCR Surge and di/dt
The usual design compromise then is to use a garden variety fuse (3AG or 3AB style) which cannot be relied on to blow before the thyristor does, and trust that if the SCR does fail, it will fail short circuit. In the majority of the designs, this will be the case, though this is difficult to guarantee. Of course, a sufficiently high surge will cause an open. These comments also apply to the fuse in Figure 11B. The value of di/dt that an SCR can safely handle is influenced by its construction and the characteristics of the
As an aid in selecting an SCR for crowbar use, the following selection guide is presented.
Device 2N6400 Series 2N6504 Series 2N1842 Series 2N2573 Series 2N681 Series MCR3935-1 Series MCR81-5 Series IRMS 16 A 25 A 16 A 25 A 25 A 35 A 80 A IFSM 160 A 160 A 125 A 260 A 200 A 350 A 1000 A Package TO-220 Plastic TO-220 Plastic Metal Stud Metal TO-3 Type Metal Stud Metal Stud Metal Stud
http://onsemi.com
6
MC3423
ORDERING INFORMATION
Device MC3423D MC3423DG MC3423DR2 MC3423DR2G MC3423P1 MC3423P1G TA = 0 to +70C Operating Temperature Range Package SOIC-8 SOIC-8 (Pb-Free) SOIC-8 SOIC-8 (Pb-Free) PDIP-8 PDIP-8 (Pb-Free) Shipping 98 Units / Rail 98 Units / Rail 2500 Tape & Reel 2500 Tape & Reel 1000 Units / Rail 1000 Units / Rail
For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
http://onsemi.com
7
MC3423
PACKAGE DIMENSIONS
PDIP-8 P1 SUFFIX CASE 626-05 ISSUE L
8
5
-B-
1 4
NOTES: 1. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 2. PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS). 3. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. DIM A B C D F G H J K L M N MILLIMETERS MIN MAX 9.40 10.16 6.10 6.60 3.94 4.45 0.38 0.51 1.02 1.78 2.54 BSC 0.76 1.27 0.20 0.30 2.92 3.43 7.62 BSC --- 10_ 0.76 1.01 INCHES MIN MAX 0.370 0.400 0.240 0.260 0.155 0.175 0.015 0.020 0.040 0.070 0.100 BSC 0.030 0.050 0.008 0.012 0.115 0.135 0.300 BSC --- 10_ 0.030 0.040
F
NOTE 2
-A- L
C -T-
SEATING PLANE
J N D K
M
M TA B
H
G 0.13 (0.005)
M M
http://onsemi.com
8
MC3423
SOIC-8 D SUFFIX CASE 751-07 ISSUE AE
-X- A
8 5 NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. MILLIMETERS MIN MAX 4.80 5.00 3.80 4.00 1.35 1.75 0.33 0.51 1.27 BSC 0.10 0.25 0.19 0.25 0.40 1.27 0_ 8_ 0.25 0.50 5.80 6.20 INCHES MIN MAX 0.189 0.197 0.150 0.157 0.053 0.069 0.013 0.020 0.050 BSC 0.004 0.010 0.007 0.010 0.016 0.050 0_ 8_ 0.010 0.020 0.228 0.244
B
1 4
S
0.25 (0.010)
M
Y
M
-Y- G C -Z- H D 0.25 (0.010)
M SEATING PLANE
K
N
X 45 _
0.10 (0.004)
M
J
ZY
S
X
S
DIM A B C D G H J K M N S
SOLDERING FOOTPRINT*
1.52 0.060 7.0 0.275 4.0 0.155
0.6 0.024
1.270 0.050
SCALE 6:1 mm inches
*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.
http://onsemi.com
9
MC3423
ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT: N. American Technical Support: 800-282-9855 Toll Free Literature Distribution Center for ON Semiconductor USA/Canada P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Phone: 81-3-5773-3850 Email: orderlit@onsemi.com ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.
http://onsemi.com
10
MC3423/D


▲Up To Search▲   

 
Price & Availability of MC342305

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X